Mathana, J. Magdalene and Badrinarayanan, S. and Rani Hemamalini, R. (2014) VLSI Architecture for High Performance 3GPP Interleaver/Deinterleaver for Turbo Codes. International Journal of Computers Communications & Control, 9 (2). p. 187. ISSN 1841-9836
Full text not available from this repository.Abstract
Interleaving with error correction coding effectively combats burst errors in digital communication. This work presents a reconfigurable interleaver architecture for the turbo decoder in 3GPP systems. Conventional interleaver designs consume significant silicon area. The proposed architecture uses algorithmic simplifications to achieve low-cost implementation and reduces FPGA resource consumption substantially, requiring only 4856 logic elements. © 2006-2014 CCC Publications. © 2018 Elsevier B.V., All rights reserved.
| Item Type: | Article |
|---|---|
| Subjects: | |
| Divisions: | Engineering and Technology > Aarupadai Veedu Institute of Technology, Chennai > Electronics & Communication Engineering |
| Depositing User: | Unnamed user with email techsupport@mosys.org |
| Last Modified: | 10 Dec 2025 06:52 |
| URI: | https://vmuir.mosys.org/id/eprint/4212 |
Dimensions
Dimensions