Article #4184

Jijina, G.O. and Ranganathan, V. and Kalavathy, R. (2014) UNSPECIFIED Research Journal of Applied Sciences, Engineering and Technology, 8 (24). pp. 2416-2421. ISSN 20407459

Full text not available from this repository.

Abstract

This study presents an architectural approach to the design of Low power and area efficient reconfigurable Finite Impulse Response (FIR) filter. FIR digital filters are used in DSP by the virtue of its, linear phase, fewer finite precision error, stability and efficient implementation. The proposed architectures implemented by using carry save adder, it offer Low power and area reductions and compared to the best existing reconfigurable FIR filter implementations in the literature and the proposed architectures have been implemented and tested on Spartan-3 xc3s200-5pq208 Field-Programmable Gate Array (FPGA) and synthesized. © 2017 Elsevier B.V., All rights reserved.

Item Type: Article
Subjects:
Divisions: Engineering and Technology > Aarupadai Veedu Institute of Technology, Chennai > Electronics & Communication Engineering
Depositing User: Unnamed user with email techsupport@mosys.org
Last Modified: 10 Dec 2025 06:49
URI: https://vmuir.mosys.org/id/eprint/4184

Actions (login required)

View Item
View Item